# **ECE 2534**

# A Gentle Introduction to Timers

# Many embedded applications require the measuring of elapsed time



# Many embedded applications require the measuring of elapsed time



☐ In the early days, <u>delay loops</u> were often used

```
int i, tmp;
. . .
for (i = 0; i < desired_num_of_microseconds; i++)
{
    tmp = tmp + 0; // do nothing
    tmp = tmp * 1; // do nothing
    . . .
}</pre>
Programmers would
insert instructions that
accomplished nothing,
and carefully figure out
how much time the
```

Problem: modern compilers and architectures make it VERY difficult to estimate these execution times with desired accuracy

CPU spent executing them

#### **Idea**

- Interface a hardware counter to the processor
- Design the hardware so that the counter updates at known, regular intervals
- Provide a mechanism for software to read the counter's contents
- Possibly provide a mechanism for software to control the counter:
   e.g., initialize the counter, start, stop
- Call this thing a timer module or timer subsystem

- ☐ What are some advantages of a hardware-based approach?
- What are some disadvantages of a hardware-based approach?

☐ Possible pseudocode for the hardware-based approach

```
Clear the counter (load 0 into it)
Direct it to begin counting up

Repeat until counter has reached desired value
{
     Read value from counter
}
```

The programmer can figure out, in advance, what value the counter will contain after X microseconds have elapsed.

☐ Actual PIC32 code for the hardware-based approach (partial)

```
OpenTimer1( ... );

WriteTimer1(0);
while (ReadTimer1() < cntMsDelay);</pre>
```

This is an excerpt from Lab 1's delay.c

- ☐ So far, so good.
- ☐ Problem: What useful things does the CPU accomplish during this loop?

```
while (ReadTimer1() < cntMsDelay);</pre>
```

☐ So far, so good.

☐ Problem: Designers are human.

Humans can't resist making things "better".

- □ So far, so good.
   □ Problem: Designers are human.
   Humans can't resist making things "better".
   □ So, instead of a simple, elegant subsystem that does one thing well, nearly all timer subsystems provide multiple capabilities. E.g.,
  - Provide several other modes of operation!
  - Allow the counter to update at different rates!
  - Provide an option for an external clock to drive the counter!
  - Provide options for both 16-bit and 32-bit operation!
  - Allow an external gating signal to control when the counter updates!
  - Introduce versions called Type A and Type B!
  - Provide "hooks" into other subsystems on the processor, such as the 10 ADC (analog-to-digital converter)!

- ☐ As a result, "all" you need to do is figure out the purpose of these bits
- ☐ ... and you need to figure out the diagram on the next page

#### Section 14. Timers

Register 14-2: TxCON: Type B Timer Control Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5   | Bit<br>28/20/12/4 | Bit<br>27/19/11/3  | Bit<br>26/18/10/2 | Bit<br>25/17/9/1   | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|---------------------|-------------------|--------------------|-------------------|--------------------|------------------|
| 31:24        | U-0               | U-0               | U-0                 | U-0               | U-0                | U-0               | U-0                | U-0              |
| 31.24        | _                 | _                 | _                   | _                 | _                  | _                 | _                  | _                |
| 23:16        | U-0               | U-0               | U-0                 | U-0               | U-0                | U-0               | U-0                | U-0              |
|              | _                 | _                 | _                   | _                 | _                  | _                 | _                  | _                |
| 45.0         | R/W-0             | U-0               | R/W-0               | U-0               | U-0                | U-0               | U-0                | U-0              |
| 15:8         | ON <sup>(1)</sup> | _                 | SIDL <sup>(2)</sup> | _                 | _                  | _                 | _                  | _                |
| 7:0          | R/W-0             | R/W-0             | R/W-0               | R/W-0             | R/W-0              | U-0               | R/W-0              | U-0              |
|              | TGATE             | TCKPS<2:0>        |                     |                   | T32 <sup>(3)</sup> | _                 | TCS <sup>(4)</sup> | _                |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

# **Timer 2 / 3 / 4 / 5** (16-bit operation)

Figure 14-2: Type B Timer Block Diagram (16-Bit) Data Bus<31:0> Reset **TMRx** Sync (Timer 3 Only) ADC Event Comparator x 16 Trigger Equal ⇑ PRx TxIF Event Flag TGATE (TxCON<7>) Q TCS (TxCON<1>) TGATE (TxCON<7>) ON (TxCON<15>) (Type B Timers Only) Prescaler Gate 1, 2, 4, 8, 16, Sync 32, 64, 256 TPBCLK TCKPS (TxCON<6:4>) Note 1: The TxCK pin is not available in certain variants of the PIC32MX device family. In such cases, the timer must

use the peripheral clock as its input clock. Refer to the specific device data sheet for the I/O pin details.

### **Summary**

- ☐ All modern microcontrollers incorporate timer modules
  - A timer module is essentially a hardware counter that is updated at a known rate
  - The counter an be configured/accessed through software
- Why are timers so popular?
  - Many applications of microcontrollers involve time-related actions
  - A timer can be used to measure time intervals <u>much</u> more accurately than a software delay loop
- ☐ Timer modules usually offer several modes of operation
- More details are coming soon!